# 500 MHz, Variable Gain Amplifier with Automatic Gain Control Detector AD8367S #### 1.0. **SCOPE** This specification documents the detail requirements for space qualified product manufactured on Analog Devices, Inc.'s QML certified line per MIL-PRF-38535 Level V except as modified herein. The manufacturing flow described in the STANDARD SPACE LEVEL PRODUCTS PROGRAM brochure is to be considered a part of this specification. <a href="http://www.analog.com/aeroinfo">http://www.analog.com/aeroinfo</a> This data sheet specifically details the space grade version of this product. A more detailed operational description and a complete data sheet for commercial product grades can be found at <a href="https://www.analog.com/AD8367">www.analog.com/AD8367</a>. **2.0.** Part Number: The complete part number(s) of this specification follows: <u>Part Number</u> <u>Description</u> AD8367R703F Radiation tested to 100K, 500 MHz, Variable Gain Amplifier with Automatic Gain Control Detector #### 3.0. Case Outline The case outline(s) are as designated in MIL-STD-1835 with package dimensions listed in Section 8 and as follows: Outline letterDescriptive designatorTerminalsPackage styleXCDFP4-F1616 leadBottom Brazed Flat Pack | | Package: F | | | | | | | | |---------------|--------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Pin<br>Number | Terminal<br>Symbol | Pin Type | Pin Description | | | | | | | 1 | ICOM | Power | Signal Common. Connect to low impedance ground. | | | | | | | 2 | ICOM | Power | Signal Common. Connect to low impedance ground. | | | | | | | 3 | ENBL | Digital Input | A high activates the device. | | | | | | | 4 | INPT | Signal Input | $200\Omega$ to ground. | | | | | | | 5 | MODE | Digital Input | Gain direction control. High for positive slope, low for negative slope. Must be low for AGC mode operation. | | | | | | | 6 | GAIN | Analog Input | Gain control voltage. | | | | | | | 7 | DETO | Analog Output | Detector output. Provides output current for RSSI function and AGC control. | | | | | | | 8 | ICOM | Power | Signal Common. Connect to low impedance ground. | | | | | | | 9 | OCOM | Power | Power Common. Connect to low impedance ground. | | | | | | | 10 | DECL | Analog Input | Output centering loop decoupling pin. | | | | | | | 11 | VOUT | Signal Output | To be externally ac-coupled to load. | | | | | | | 12 | VPSO | Power | Positive supply voltage. 3.0V to 5.25V. VPSI and VPSO are tied together internally with back to back PN junctions. They should be tied together externally and properly bypassed. | | | | | | | 13 | VPSI | Digital Output | Positive supply voltage. 3.0V to 5.25V. | | | | | | | 14 | HPFL | Analog Input | High pass filter connection. A capacitor to ground sets the corner frequency of the output offset control loop. | | | | | | | 15 | ICOM | Power | Signal Common. Connect to low impedance ground. | | | | | | | 16 | ICOM | Power | Signal Common. Connect to low impedance ground. | | | | | | | Lid | LID | NC | Not Connected, but can be externally connected to ground. | | | | | | Figure 1 - Terminal connections. ## 4.0. Specifications | 4.1. Absolute maximum ratings 1/ | | |--------------------------------------------------------------------------------------------------------------------------------|----------------------| | V <sub>PS</sub> Supply Voltage (VPSO=VPSI=VPS) | 5.5 V | | Enable (ENBL) pin voltage | VPS + 200 mV | | MODE select voltage (MODE) | VPS + 200 mV | | V <sub>GAIN</sub> control voltage (GAIN) | 1.2 V | | Input voltage (INPT) | | | Internal power dissipation | | | Storage Temperature Range | | | Lead Temperature (Soldering 10 Sec) | | | Maximum Junction Temperature (T <sub>J</sub> ) | | | Thermal resistance, junction-to-case $(\theta_{JC})$ | | | Thermal resistance, junction-to-ambient $(\theta_{JA})$ | 92 °C/W <u>2</u> / | | 4.2. Recommended operating conditions | | | VPS Supply Voltage (VPSO=VPSI=VPS) | 3.0 V to 5.25 V | | Ambient operating temperature range (T <sub>A</sub> ) | 55°C to +110°C | | 4.3. Nominal operating performance characteristics (TA = 25°C, unless otherwise noted) | | | | | | Minimum Frequency | | | Maximum Frequency | 500 MHz | | Input Stage (From INPT to ICOM) | | | Maximum Input to avoid input overload | 700 mVpp | | Input Resistance | 200 Ω | | Output Stage (VOUT) | | | Output Stage (VOOT) Output Centering DC Bias Voltage 3/ | \/P\$\(\/2\\/ | | Output Source Resistance | | | | | | Maximum Output Voltage Swing $R_L$ = 1 k $\Omega$ | r r | | Maximum Output Voltage Swing $R_L$ = 200 $\Omega$ | 3.5 V <sub>p-p</sub> | | Square Law Detector (DETO, CAGC = 100pF) | | | AGC Small Signal Response Time (6 dBm INPT step) | 1 us | | AGC Step Response Time (INPT step down to <-36dBm from -16dBm, -55C <t<sub>A&lt;110C)</t<sub> | | | AGC Step Response Time (INPT step up to -16dBm from <-36dBm, -55C <t<sub>A&lt;110C, VF</t<sub> | | | AGC Step Response Time (INPT step up to -16dBm from <-36dBm, -55C <t<sub>A&lt;110C, VF</t<sub> | , | | AGC Step Response Time (INFT Step up to - Toubill Holli <-36ubill, -33C <ta<ttoc, td="" vf<=""><td>73=3V) 5 us</td></ta<ttoc,> | 73=3V) 5 us | | Enable Interface (ENBL) | | | Enable Turn On Time (-55C <t<sub>A&lt;110C)</t<sub> | | | (Time delay following ENBL LO to HI transition until VOUT settled to <10% final value) | 3 us | | Enable Turn Off Time (-55C <t<sub>A&lt;110C)</t<sub> | | | (Time delay following ENBL HI to LO transition until I <sub>S</sub> <2mA) | 15 us | | | | Gain Control Interface (GAIN) 10 MHz 190 MHz # Gain Range 45 dB Maximum Gain (GAIN = 950 mV) +42.5 dB Minimum Gain (GAIN = 50 mV) -2.5 dB Scaling Factor (MODE = HI, 50 mV < GAIN < 950 mV)</td> +20 mV/dB Scaling Factor (MODE = LO, 50 mV < GAIN < 950 mV)</td> -20 mV/dB Gain Law Conformance ±0.2 dB GAIN Step Response from 0 dB to 30 dB 300 ns GAIN Step Response from 30 dB to 0 dB 300 ns 140 MHz +43.5 dB Maximum Gain +43.5 dB Minimum Gain -3.6 dB Gain Scaling Factor 19.7 mV/dB # NOTES <sup>1/</sup> Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions outside of those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. <sup>2/</sup> Measurement taken under absolute worst case condition and represents data taken with a thermal camera for highest power density location. See MIL-STD-1835 for average package Theta JC numbers. <sup>3/</sup> The output dc centering voltage is normally set at V<sub>PS</sub>/2 and can be adjusted by applying a voltage to DECL. **TABLE I – ELECTRICAL PERFORMANCE CHARACTERISTICS** | Parameter<br>See notes at end of table | Symbol | Condition | | Sub- | Limit | Limit | Units | | |----------------------------------------|----------------------|-----------------------------------------------------------------------------------|--------------|-------|-------|-------|-------|--| | POWER and CONTROL INTERFA | CF 2/ | Unless Otherwi | se specified | Group | Min | Max | | | | TOWER UNIO CONTROL INTERIOR | <u>CL 2</u> / | | | 1,3 | | 30 | | | | Total Supply Current | Is | $V_{PS} = 3 \text{ V}, V_{PS} = 5 \text{ V}, V_{PS} = 5.25 \text{ V}$ $M,D,P,L,R$ | | 2 | | 39 | mA | | | | | | | 1 | | 30 | | | | | | ., | l | 1,3 | | 1.6 | mA | | | Disable Supply Current | I <sub>DIS</sub> | $V_{ENBL} = 0.8 V$ | | 2 | | 1.8 | | | | | | | M,D,P,L,R | 1 | | 1.6 | | | | ENDL: .II | ., | | • | 1,2,3 | | 0.8 | | | | ENBL input logic low | V <sub>IL ENBL</sub> | | M,D,P,L,R | 1 | | 0.8 | _ V | | | ENDL in must lonin bind | . V | | | 1,2,3 | 2.8 | | V | | | ENBL input logic high | V <sub>IH</sub> ENBL | | M,D,P,L,R | 1 | 2.8 | | V | | | ENDI innut laur augusant | | V <sub>ENBL</sub> = 0 V | | 1,2,3 | | 2 | + - | | | ENBL input low current | IIL ENBL | | M,D,P,L,R | 1 | | 2 | μΑ | | | ENDI :t | | $V_{ENBL} = 0.8 V$ | | 1,2,3 | | 5 | μΑ | | | ENBL input low current | IIL ENBL | | M,D,P,L,R | 1 | | 5 | | | | ENDI in mut high guyyant | | $V_{ENBL} = 2.8 V$ | | 1,2,3 | | 20 | | | | ENBL input high current | I <sub>IH ENBL</sub> | | M,D,P,L,R | 1 | | 20 | μΑ | | | ENBL input high current | I <sub>IH ENBL</sub> | $V_{ENBL} = V_{PS} = 3 \text{ V}$ | | 1,2,3 | | 20 | μА | | | | | | M,D,P,L,R | 1 | | 20 | | | | ENBL input high current | IIH ENBL | $V_{ENBL} = V_{PS} = 5 \text{ V}$ | | 1,2,3 | | 40 | μА | | | ENDE IIIput IIIgii cuireiit | | | M,D,P,L,R | 1 | | 40 | | | | MODE input logic low | V <sub>IL MODE</sub> | | | 1,2,3 | | 0.4 | V | | | WODE Input logic low | VIL MODE | | M,D,P,L,R | 1 | | 0.4 | V | | | MODE input logic high | V <sub>IH MODE</sub> | | | 1,2,3 | 2.4 | | V | | | MODE Input logic high | V IH MODE | | M,D,P,L,R | 1 | 2.4 | | V | | | MODE input low current | I <sub>IL MODE</sub> | $V_{MODE} = 0 V$ | | 1,2,3 | | 2 | μА | | | MODE Input low current | IIL MODE | | M,D,P,L,R | 1 | | 2 | μΛ | | | MODE input low current | I <sub>IL MODE</sub> | $V_{MODE} = 0.4 V$ | | 1,2,3 | | 2 | μΑ | | | wode input low current | IIL MODE | | M,D,P,L,R | 1 | | 2 | μΛ | | | MODE input high current | I <sub>IH MODE</sub> | $V_{MODE} = 2.4 V$ | | 1,2,3 | | 10 | μА | | | MODE input high current | TIH MODE | | M,D,P,L,R | 1 | | 10 | μΛ | | | MODE input high current | I <sub>IH MODE</sub> | $V_{\text{MODE}} = V_{PS} = 3 \text{ V}$ | | 1,2,3 | | 15 | μА | | | WODE Input high current | IIH MODE | | M,D,P,L,R | 1 | | 15 | | | | MODE input high current | I <sub>IH</sub> MODE | $V_{MODE} = V_{PS} = 5 V$ | | 1,2,3 | | 30 | Δ | | | mode input ingil cullent | IIH MODE | | M,D,P,L,R | 1 | | 30 | μΑ | | | GAIN input low current | Ic AINII | $V_{GAIN} = 0 V$ | | 1,2,3 | | 2 | μА | | | o, any imput low currellt | I <sub>GAINL</sub> | | M,D,P,L,R | 1 | | 2 | | | | GAIN input high current | I <sub>GAINH</sub> | V <sub>GAIN</sub> = 1.0 V | | 1,2,3 | | 2 | μА | | | a,t inpacting in current | IGAINH | | M,D,P,L,R | 1 | | 2 | | | ## TABLE I – ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued) | Parameter<br>See notes at end of table | Symbol | Symbol Conditions 1/ Unless Otherwise Specified | | Sub-<br>Group | Limit<br>Min | Limit<br>Max | Units | |-----------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------|--------------|--------------|-------| | VGA MODE HIGH | Τ | | | 1 1 | | 1 | | | Midrange Gain <u>2</u> / | G <sub>midVGAH</sub> | P <sub>INPT</sub> = -16dBm | | 4, 5, 6 | 18.5 | 22.5 | dB | | | | | M,D,P,L,R | | 18.5 | 22.5 | | | Gain Scaling Factor <u>3</u> / | Slope <sub>VGAH</sub> | f = 70MHz or 24 | 10 MHz | 4, 5, 6 | 19 | 21 | mV/dB | | | Intrcp vGAH70 | | | 4,5,6 | -6.5 | -3.5 | dB | | Gain Intercept <u>3</u> / | Intrcp vGAH5V240 | $V_{PS} = 5 \text{ V, } f = 240 \text{ MHz}$ | | 4,5,6 | -6 | -3 | dB | | Gaill intercept <u>5</u> / | Intron | V 2 V f - 240 | V <sub>PS</sub> = 3 V, f = 240 MHz | | -6 | -3 | - dB | | | Intrcp vgah3v240 | VPS = 3 V, I = 240 | | | -8 | -5 | | | Cain Law Comforman as 3/ | Lin vgah70 | | | 4, 5, 6 | -0.5 | 0.5 | dB | | Gain Law Conformance <u>3</u> / | Lin <sub>VGAH240</sub> | f = 240 MHz | | 4,5,6 | -2.0 | 1.5 | dB | | | P1dB vgah5v70 | $V_{PS} = 5 V$ | | 4,5,6 | 12 | | dBm | | | | | | 4 | 6 | | | | | P1dB vgah3v70 | $V_{PS} = 3 V$ | | 5 | 4 | | dBm | | 1dB Output | | | | 6 | 5 | | | | Compression Point <u>2</u> / <u>3</u> / | | | | 4 | 12 | | 15 | | | P1dB vgah5v240 | $V_{PS} = 5 \text{ V, f} = 240 \text{ MHz}$ | | 5,6 | 11 | | dBm | | | P1dB vgah3v240 | V <sub>PS</sub> = 3 V, f = 240 MHz | | 4,6 | 5 | | dBm | | | | | | 5 | 2 | | | | | | $V_{PS} = 5 V$ | | 4,6 | 33 | | dBm | | | OIP3 vgah5v70 | | | 5 | 25 | | | | | | | | 4 | 23 | | dBm | | | OIP3 VGAH3V70 | $V_{PS} = 3 V$ | $V_{PS} = 3 V$ | | 12 | | | | | | | | 6 | 26 | | | | Output Third Order | | | | 4 | 24 | | dBm | | Intercept <u>2</u> / <u>3</u> / | OIP3 vgah5v240 | $V_{PS} = 5 \text{ V, } f = 240$ | $V_{PS} = 5 \text{ V, } f = 240 \text{ MHz}$ | | 19 | | | | | | | | 5 | 22 | | | | | | V <sub>PS</sub> = 3 V, f = 240 MHz | | 4 | 18 | | dBm | | | OIP3 vgah3v240 | | | 5 | 9 | | | | | | | | 6 | 19 | | | | | | $V_{GAIN} = 1V$ | | 4 | | 8.5 | dB | | | NF vgah70 | | | 5 | | 11 | | | | | | | 6 | | 7 | † | | | | | | 4 | | 10 | 1 | | Noise Figure <u>3</u> / | NF <sub>VGAH5V240</sub> | $V_{PS} = 5 V$ , $V_{GAIN} = 1V$ , | | 5 | | 12.5 | dB | | | VGAH5VZ4U | f = 240 MHz | | 6 | | 8.5 | - | | | | | | 4 | | 9.5 | + | | | NF <sub>VGAH3V240</sub> | $\begin{split} V_{PS} &= 3 \text{ V}, \\ V_{GAIN} &= 1 \text{ V}, \\ f &= 240 \text{ MHz} \end{split}$ | | 5 | | 11.5 | dB | | | VGAH3V24U | | | 6 | | 7.5 | | | | | | | U | | 7.3 | | TABLE I – ELECTRICAL PERFORMANCE CHARACTERISTICS (Continued) | Parameter<br>See notes at end of table | Symbol | Conditions 1/ Unless Otherwise Specified | | Sub-<br>Group | Limit<br>Min | Limit<br>Max | Units | | |--------------------------------------------|-----------------------------|----------------------------------------------|-----------|---------------|--------------|--------------|-------|--| | VGA MODE LOW | • | | - | | | | - | | | | | P <sub>INPT</sub> = -16dBm, | | 4,6 | 19.5 | 23.0 | dB | | | | $G_{midVGAL5}$ | | | 5 | 21.0 | 24.5 | | | | Midrange Gain <u>2</u> / | | $V_{PS} = 5 V$ | M,D,P,L,R | 4 | 19.5 | 23 | | | | | <i>C</i> . | P <sub>INPT</sub> = -16dBm, 4,5,6 19.5 | | 19.5 | 23 | dB | | | | | G <sub>midVGAL3</sub> | $V_{PS} = 3 V$ | M,D,P,L,R | 4 | 19.5 | 23 | αь | | | Gain Scaling Factor 3/ | Slope <sub>VGAL</sub> | f = 70MHz or 240 | MHz | 4,5,6 | -21 | -19 | mV/dB | | | | Introp | $V_{PS} = 5 V$ | | 4,6 | 45 | 48 | ٩D | | | | IntrcpvGAL5V70 | | | 5 | 45.5 | 48.5 | - dB | | | Gain Intercept <u>3</u> / | Intrcp <sub>VGAL3V</sub> | $V_{PS} = 3 V$ , $f = 70MHz \text{ or } 240$ | MHz | 4,5,6 | 44.5 | 47.5 | dB | | | | Intrcp <sub>VGAL5V240</sub> | V <sub>PS</sub> = 5 V, f = 240 MHz | | 4,6 | 45 | 48 | - dB | | | | IIIICPVGAL5V240 | | | 5 | 46.5 | 49.5 | | | | Gain Law Conformance <u>3</u> / | Lin vgal70 | | | 4,5,6 | -0.5 | 0.5 | dB | | | Gain Law Comorniance <u>s</u> / | Lin VGAL240 | f = 240 MHz | | 4,5,6 | -2.0 | 1.5 | dB | | | AGC MODE LOW <u>4</u> / | 1 | | | | | | | | | Output Set Point | P <sub>OUTAGC</sub> | P <sub>INPT</sub> = -16dBm<br>M,D,P,L,R | | 4,5,6 | 3 | 6 | - dBm | | | Output Set I offit | I OUTAGE | | | 4 | 3 | 6 | | | | Gain Scaling Factor <u>3</u> / <u>5</u> / | Slope AGCL | | | 4,5,6 | -21 | -19 | mV/dB | | | | Intrcp AGCL5V70 | V <sub>PS</sub> = 5 V | | 4,6 | 44.5 | 47.5 | dB | | | | ITTICP AGCLSV70 | | | 5 | 45.5 | 48.5 | | | | | Intrcp AGCL3V70 | $V_{PS} = 3 V$ | | 4,5,6 | 44 | 47 | dB | | | Gain Intercept <u>3</u> / <u>5</u> / | Introp | V <sub>PS</sub> = 5 V, f = 240 MHz | | 4,6 | 45 | 48 | - dB | | | | Intrcp AGCL 5V240 | | | 5 | 47.5 | 50.5 | | | | | Introp | V <sub>PS</sub> = 3 V, f = 240 MHz | | 4,6 | 45 | 48 | dB | | | _ | Intrcp AGCL 3V240 | | | 5 | 43.5 | 46.5 | | | | | Lin AGCL70 | | | 4,5,6 | -0.5 | 0.5 | dB | | | Gain Law Conformance <u>3</u> / <u>5</u> / | Lin AGCL5V240 | $V_{PS} = 5 \text{ V}, \ f = 240$ | MHz | 4,5,6 | -2.0 | 1.5 | dB | | | | Lin AGCL3V240 | V <sub>PS</sub> = 3 V, f = 240 MHz | | 4,5,6 | -1.5 | 1.5 | dB | | #### TABLE I NOTES: $\underline{1}/\text{Ta}$ = +25C, Ta max = +110C, Ta min = -55C. Unless otherwise noted, Supply Voltage $V_{VPSO}$ = $V_{VPSI}$ = $V_{PS}$ = 5V or 3V, $V_{MODE}$ = 2.4V, $V_{ENBL}$ = 2.8V, 100mV < $V_{GAIN}$ < 900mV, f = 70MHz, system impedance $Z_{O}$ = 200 $\Omega$ , and dBm values are relative to 50 $\Omega$ . $\underline{2}/V_{GAIN} = 500 \text{mV}$ $\underline{4}/V_{GAIN} = V_{DETO}$ $\underline{5}/\text{ -36dBm} < P_{INPT} < 2.5\text{dBm}, \text{ except at Vs =3V, f=240MHz and Ta = 110C then -33.5dBm} < P_{INPT} < 2.5\text{dBm}.$ <sup>3/</sup> Parameter is part of device initial characterization which is only repeated after design and process changes or with subsequent wafer lots. Parameter not tested post irradiation. Figure 2 – Block Diagram. #### **TABLE IIA - ELECTRICAL TEST REQUIREMENTS:** | Table IIA | | |-----------------------------------------|---------------------------------------------------------| | Test Requirements | Subgroups (in accordance with MIL-PRF-38535, Table III) | | Interim Electrical Parameters | 1 | | Final Electrical Parameters | 1, 2, 3, 4, 5, 6 <u>1</u> / <u>2</u> / | | Group A Test Requirements | 1, 2, 3, 4, 5, 6 | | Group C end-point electrical parameters | 1, 2, 3, 4, 5, 6 <u>2</u> / | | Group D end-point electrical parameters | 1, 2, 3, 4, 5, 6 | | Group E end-point electrical parameters | 1, 4 | #### Table IIA Notes: - 1/ PDA applies to Table I subgroup 1 and Table IIB delta parameters. - 2/ See Table IIB for delta parameters. - Parameters marked with note 3/ in Table I are part of device initial characterization which is only repeated after design and process changes or with subsequent wafer lots. #### TABLE IIB – BURN-IN/GROUP C DELTA LIMITS 1/ | Parameters | Symbol | Condition | Delta<br>limits | Units | |-------------------------|----------------------|----------------------------------------------------------------------------|-----------------|-------| | Total Supply Current | ls | $V_{PS} = 3 \text{ V}, V_{PS} = 5 \text{ V},$<br>$V_{PS} = 5.25 \text{ V}$ | ±1.0 | mA | | Disable Current | I <sub>DIS</sub> | V <sub>ENBL</sub> = 0.8 V | ±0.12 | mA | | ENBL input low current | lil enbl | V <sub>ENBL</sub> = 0 V, V <sub>ENBL</sub> = 0.8 V | ±0.4 | μΑ | | ENBL input high current | I <sub>IH ENBL</sub> | $V_{ENBL} = 2.8 \text{ V}, V_{ENBL} = V_{PS}$ | ±1.0 | μΑ | | MODE input low current | I <sub>IL</sub> MODE | $V_{MODE} = 0 V, V_{MODE} = 0.4 V$ | ±0.4 | μΑ | | MODE input high current | I <sub>IH</sub> MODE | $V_{MODE} = 2.4 \text{ V}, V_{MODE} = V_{PS}$ | ±1.0 | μΑ | | GAIN input low current | I <sub>GAINL</sub> | V <sub>GAIN</sub> = 0 V | ±0.4 | μΑ | | GAIN input high current | I <sub>GAINH</sub> | V <sub>GAIN</sub> = 1.0 V | ±0.4 | μΑ | $\underline{1}/\text{Ta} = +25\text{C}$ , Unless otherwise noted, Supply Voltage $V_{VPSO} = V_{VPSI} = V_{PS} = 3V$ or 5V, $V_{MODE} = 2.4V$ , $V_{ENBL} = 2.8V$ , $V_{GAIN} = 0.5V$ . #### 5.0. BURN-IN, LIFE TEST, AND RADIATION #### 5.1. Burn-in test circuit, Life Test circuit The test conditions and circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 test condition D of MIL-STD-883. Burn-in is performed at $T_1 \ge +125$ °C. HTRB is not applicable for this drawing. #### 5.2. Radiation exposure circuit. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing and acquiring activity upon request. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019, condition A. #### 6.0. MIL-PRF-38535 QMLV EXCEPTIONS - 6.1 Final test temperature range is -55°C to 110°C. No testing at +125°C. - 6.2 240 hour Burn-in and 1000 hour Group C Life test performed at $T_J \ge 125^{\circ}C$ ( $T_A = +110^{\circ}C$ ). #### 7.0. Application Notes #### **GENERAL DESCRIPTION** The AD8367S is a high performance 45 dB variable gain amplifier with linear-in-dB gain control for use from low frequencies up to several hundred megahertz. The range, flatness, and accuracy of the gain response are achieved using Analog Devices' X-AMP architecture, a powerful proprietary concept for variable gain applications that far surpasses what can be achieved using competing techniques. The input is applied to a 9-stage, $200~\Omega$ resistive ladder network. Each stage has 5 dB of loss, giving a total attenuation of 45 dB. At maximum gain, the first tap is selected; at progressively lower gains, the tap moves smoothly and continuously toward higher attenuation values. The attenuator is followed by a 42.5 dB fixed gain feedback amplifier – essentially an operational amplifier with a gain bandwidth product of 100~GHz – and is very linear, even at high frequencies. The output third order intercept is +20 dBV minimum at 70~MHz (+27 dBm, re $200~\Omega$ ), measured at an output level of 1~V p-p with VPS = 5~V. The analog gain-control input is scaled at 20 mV/dB and runs from 50 mV to 950 mV. This corresponds to a gain of -2.5 dB to +42.5 dB, respectively, when the gain up mode is selected and +42.5 dB to -2.5 dB, respectively, when the gain down mode is selected. The gain down, or inverse mode, must be selected when operating in AGC mode in which an integrated square-law detector with an internal setpoint is used to level the output to 354 mV rms, regardless of the crest factor of the output signal. A single external capacitor sets up the AGC loop averaging time. The AD8367S can be powered on or off by a voltage applied to the ENBL pin. When this voltage is logic LO, the total power dissipation drops into the single digit milliwatt range. For logic HI, the chip powers up rapidly to its normal quiescent current of 26 mA at 25C. #### THEORY OF OPERATION The AD8367S is a variable gain, single-ended, IF amplifier based on Analog Devices' patented X-AMP architecture. It offers accurate gain control with a 45dB span and a 3 dB bandwidth of 500MHz. It can be configured as a traditional VGA with 50 dB/V gain scaling or as an AGC amplifier by using the built in rms detector. Figure 3 is a simplified block diagram of the amplifier. The main signal path consists of a voltage controlled 0 dB to 45 dB variable attenuator followed by a 42.5 dB fixed gain amplifier. The AD8367S is designed to operate optimally in a 200 $\Omega$ impedance system. Figure 3 Simplified Architecture #### INPUT ATTENUATOR AND GAIN CONTROL The variable attenuator consists of a 200 $\Omega$ single-ended resistive ladder that is comprised of nine 5 dB sections and an interpolator that selects the attenuation factor. Each tap point down the ladder network further attenuates the input signal by a fixed decibel factor. Gain control is achieved by sensing different tap points with variable transconductance stages. Based on the gain control voltage, an interpolator selects which stages are active. For example, if only the first stage is active, the 0 dB tap point is sensed; if the last stage is active, the 45 dB tap point is sensed. Attenuation levels that fall between tap points are achieved by having neighboring $g_m$ stages active simultaneously, creating a weighted average of the discrete tap point attenuations. In this way, a smooth monotonic attenuation function is synthesized, that is, linear-in-dB with a very precise scaling. The gain of the AD8367S can be an increasing or decreasing function of the control voltage, $V_{GAIN}$ , depending on whether the MODE pin is pulled HI or LO. When the MODE pin is pulled HI, the gain increases with $V_{GAIN}$ , as shown in Figure 4. Figure 4. The gain function can be either an increasing or decreasing function of V<sub>GAIN</sub>, depending on the MODE pin. The ideal linear-in-dB scaled transfer function is given by Equation 1 $$Gain (dB) = 50 \times V_{GAIN} - 5$$ where V<sub>GAIN</sub> is expressed in volts. Equation 1 contains the gain scaling factor of 50 dB/V (20 mV/dB) and the gain intercept of -5 dB, which represents the extrapolated gain for $V_{GAIN} = 0$ V. The gain ranges from -2.5 dB to +42.5 dB for $V_{GAIN}$ ranging from 50 mV to 950 mV. The deviation from Equation 1, that is, the gain conformance error, is also illustrated in Figure 4. The ripples in the error are a result of the interpolation action between tap points. The AD8367S provides better than ±0.5 dB of conformance error over a 40 dB gain range at 70 MHz and better than +1.5/-2 dB at 240MHz over the extended ambient temperature range of -55C to 110C. The gain is a decreasing function of V<sub>GAIN</sub> when the MODE pin is LO. Figure 4 also illustrates this mode, which is described by Equation 2 $$Gain(dB) = 45 - 50 \times V_{GAIN}$$ This gain mode is required in AGC applications using the built-in, square-law level detector. #### INPUT AND OUTPUT INTERFACES The AD8367S was designed to operate best in a 200 $\Omega$ impedance system. Its gain range, conformance law, and distortion assume that 200 $\Omega$ source and load impedances are used. Interfacing the AD8367S to other common impedances (from 50 $\Omega$ used at radio frequencies to 1 k $\Omega$ presented by data converters) can be accomplished using resistive or reactive passive networks, whose design depends on specific system requirements, such as bandwidth, return loss, noise figure, and absolute gain range. The input impedance of the AD8367S is nominally 200 $\Omega$ , determined by the resistive ladder network. This presents a 200 $\Omega$ dc resistance to ground, and in cases where an elevated signal potential is used ac coupling is necessary. The input signal level should not exceed $700\text{mV}_{p-p}$ to avoid overloading the input stage. The output impedance is determined by an internal 50 $\Omega$ damping resistor, as shown in figure 5. Despite the fact that the output impedance is 50 $\Omega$ , the AD8367S should still be presented with a load of 200 $\Omega$ . This implies that the load is mismatched, but doing so preserves the distortion performance of the amplifier. Figure 5. A 50 $\Omega$ resistor is added to the output to prevent package resonance. #### **POWER AND VOLTAGE METRICS** Although power is the traditional metric used in the analysis of cascaded systems, most active circuit blocks fundamentally respond to voltage. The relationship between power and voltage is defined by the impedance level. When input and output impedance levels are the same, power gain and voltage gain are identical. However, when impedance levels change between input and output, they differ. Thus, one must be very careful to use the appropriate gain for system chain analyses. Quantities such as OIP3 are quoted in dBVrms as well as dBm reference to 200 $\Omega$ and dBm reference to 50 $\Omega$ . The dBVrms unit is defined as decibels relative to 1 Vrms. In a 200 $\Omega$ environment, the conversion from dBVrms to dBm referenced to 200 $\Omega$ requires the addition of 7dB to the dBVrms value. For example, a 2 dBVrms level corresponds to 9 dBm relative to 200 $\Omega$ . The conversion from dBVrms to dBm referenced to 50 $\Omega$ requires the addition of 13 dB to the dBVrms value. For example, a 2 dBV<sub>rms</sub> level corresponds to 15 dBm relative to 50 $\Omega$ . Another perhaps simpler way to express the conversion between these different units is given in Equation 3: Equation 3: dBm re 50 = dBm re 200 + 6 = dBVrms + 13. #### **NOISE AND DISTORTION** Since the AD8367S consists of a passive variable attenuator followed by a fixed gain amplifier, the noise and distortion characteristics as a function of the gain voltage are easily predicted. The input-referred noise increases in proportion to the attenuation level. Figure 6 shows noise figure, NF, as a function of V<sub>GAIN</sub>, for the MODE pin pulled HI. The minimum NF of 7.5 dB occurs at maximum gain and increases 1 dB for every 1 dB reduction in gain. In receiver applications, the minimum NF should occur at the maximum gain where the received signal presumably is weakest. At higher signal levels, a lower gain is needed, and the increased NF becomes less important. The input-referred distortion varies in a similar manner to the noise. Figure 6 illustrates how the third-order intercept point at the input, IIP3, behaves as a function of $V_{GAIN}$ . The highest IIP3 of 20 dBVrms (27 dBm re 200 $\Omega$ ) occurs at minimum gain. The IIP3 then decreases 1 dB for 1 dB increase in gain. At lower gain levels, a degraded IIP3 is acceptable. Overall, the dynamic range, represented by the difference between IIP3 and NF, remains reasonably constant as a function of gain. The output distortion and compression are essentially independent of the gain. At low gains, when the input level is high, input overload can occur, causing premature distortion. Figure 6. Noise Figure and Input Third-Order Intercept vs. Gain Voltage ( $R_{SOURCF} = 200 \Omega$ ) #### **OUTPUT CENTERING** To maximize the AC swing at the output of the AD8367S, the output level is centered midway between ground and the supply. This is achieved when the DECL pin is bypassed to ground via a shunt capacitor. The loop acts to suppress deviations from the reference at outputs below its corner frequency while not affecting signals above it, as shown in Figure 7. The maximum corner frequency with no external capacitor is 500 kHz. The corner frequency can be lowered by adding an external capacitor, $C_{HP}$ : Equation 4: $$f_{HP}(kHz) = 10 / (C_{HP}(nF) + 0.02)$$ A 100 $\Omega$ resistor in series with the $C_{HP}$ capacitor is recommended to de-Q the resonant tank that is formed by the bond-wire inductance and $C_{HP}$ . Failure to insert this capacitor can potentially cause oscillations at higher frequencies at high gain settings. Figure 7. The dc output level is centered to midsupply by a control loop whose corner frequency is determined by C<sub>HP</sub>. #### **RMS DETECTION** The AD8367S contains a square-law detector that senses the output signal and compares it to a calibrated setpoint of 354 mVrms, which corresponds to a $1 \text{ V}_{p-p}$ sine wave. This set point is internally set and cannot be modified to change the AGC setpoint and the resulting VOUT level without using additional external components. Any difference between the output and setpoint generates a current that is integrated by an external capacitor, $C_{AGC}$ , connected from the DETO pin to ground, to provide an AGC control voltage. There is also an internal 5 pF capacitor on the DETO pin. The resulting voltage is used as an AGC bias. For this application, the MODE pin is pulled low and the DETO pin is tied to the GAIN pin. The output signal level is then regulated to 354 mVrms. The AGC bias represents a calibrated rms measure of the received signal strength (RSSI). Since in AGC mode the output signal is forced to the 354 mV<sub>rms</sub> setpoint (-9.02 dBV<sub>rms</sub>), Equation 2 can be recast to express the strength of the received signal, $V_{IN-RMS}$ , in terms of the AGC bias $V_{DETO}$ . Equation 5: $$V_{IN-RMS}(dBV_{rms}) = -54.02 + 50 \times V_{DETO}$$ where -54.02 dBV<sub>rms</sub> = -45 dB - 9.02 dBV<sub>rms</sub>. For small changes in input signal level, $V_{DETO}$ responds with a characteristic single-pole time constant, $\tau_{AGC}$ , which is proportional to $C_{AGC}$ . Equation 6: $$\tau_{AGC}$$ (us) = 10 x $C_{AGC}$ (nF) where the internal 5 pF capacitor is lumped with the external capacitor to give CAGC. #### **APPLICATIONS** The AD8367S can be configured either as a VGA whose gain is controlled externally through the GAIN pin or as an AGC amplifier, using a supply voltage of 3V to 5.25V. The supply to the VPSO and VPSI pins should be decoupled using a low inductance, 0.1uF surface-mount, ceramic capacitor as close as possible to the device. Additional supply decoupling can be provided by small series resistors. A 10 nF capacitor from the DECL pin to the OCOM pin is recommended to decouple the output reference voltage. #### **INPUT AND OUTPUT MATCHING** The AD8367S is designed to operate in a 200 $\Omega$ impedance system. The output amplifier is a low output impedance voltage buffer with a 50 $\Omega$ damping resistor to desensitize it from load reactance and parasitics. The quoted performance includes the voltage division between the 50 $\Omega$ resistor and the 200 $\Omega$ load. The AD8367S can be reactively matched to an impedance other than 200 $\Omega$ by using traditional step-up and step-down matching networks or high quality transformers. #### STABILITY AND LAYOUT CONSIDERATIONS In some applications, the printed circuit board (PCB) parasitics, in combination with the source impedance presented by the driving stage, can present some troublesome impedance at high frequency and can potentially un-stabilize the amplifier under certain extreme conditions, such as high gain at high temperature. To address such scenarios, it is recommended to include a series inductor on the INPT pin as close to the device as possible. This inductor forms a snubbing network to choke out high frequencies from entering the device. A value of 10 nH or higher is recommended to minimize high frequency energy on the INPT pin. This inductor also minimizes the negative impact due to reflective source conditions at high RF frequencies to ensure the amplifier operates unconditionally stable to maintain typical device performance. It is also recommended that stitching be used to tie ground planes together around input and output signal traces, and under the AD8367S. This stitching forms a low impedance ground plane to ensure specified electrical performance and to reduce thermal resistance. #### **VGA OPERATION** The AD8367S is a general-purpose VGA suitable for use in a wide variety of applications where voltage control of gain is needed. While having a 500 MHz bandwidth, its use is not limited to high frequency signal processing. Its accurate, temperature- and supply-stable linear-in-dB scaling is valuable wherever it is important to have a more dependable response to the control voltage that is usually offered by VGAs of this sort. For example, there is no preclusion to its use in speech bandwidth systems. Figure 8 shows the basic connections. The $C_{HP}$ capacitor at the HPFL pin can be used to alter the high-pass corner frequency of the signal path and is associated with the offset control loop that eliminates the inherent variation in the internal dc balance of the signal path as the gain is varied (offset ripple). This frequency should be chosen to be about a decade below the lowest frequency component of the signal. If made much lower than necessary, the offset loop is not able to track the variations that occur when there are rapid changes in $V_{GAIN}$ . The control of offset is important even when the output is ac-coupled because of the potential reduction of the upper and lower voltage range at this pin. However, in many applications these components are unnecessary because an internal network provides a default high-pass corner frequency of about 500 kHz. For $C_{HP} = 1$ nF, the modified corner is at about 10 kHz; it scales downward with increasing capacitance. Figure 9 shows representative response curves for the indicated component values. Figure 8. Basic connections for Voltage Controlled Gain mode. Figure 9. Gain vs. Frequency for Multiple Values of HPFL Capacitor ag V<sub>GAIN</sub> = 500mV. #### **AGC OPERATION** The AD8367S can be used as an AGC amplifier, as shown in Figure 10. For this application, the accurate internal, square-law detector is employed. The output of this detector is a current that varies in polarity, depending on whether the rms value of the output is greater to or less than its internally-determined setpoint of 354 mV $_{rms}$ . This is 1 V $_{p-p}$ for sine-wave signals, but the peak amplitude for other signals, such as Gaussian noise, or those carrying complex modulation, is invariably somewhat greater. However, for all waveforms having a crest factor of <5, and when using a supply voltage of 4.5 V to 5.25V, the rms value is correctly measured and delivered at $V_{OUT}$ . When using lower supplies, the rms value of $V_{OUT}$ is unaffected (the setpoint is determined by a band gap reference), but the peak crest factor capacity is reduced. The GAIN pin is connected to the base of a transistor internally and thus requires less than 2 uA of current drive. The output of the detector is delivered to the DETO pin. The detector can source up to 60uA and can sink up to 11 uA. For a sine-wave output signal, and under conditions where the AGC loop is settled, the detector output also takes the form of a sine-wave, but at twice the frequency and having a mean value of 0. If the input to the amplifier increases, the mean of this current also increases and charges the external loop filter capacitor, $C_{AGC}$ , toward more positive voltages. Conversely, a reduction in $V_{OUT}$ below the setpoint of 354 m $V_{rms}$ causes this voltage to fall toward ground. The capacitor voltage is the AGC bias; this can be used as a received signal strength indicator (RSSI) output and is scaled exactly as $V_{GAIN}$ , that is, 20 mV/dB. Figure 10. Basic connections for AGC operation. A valuable feature of using a square law detector is that the RSSI voltage is a true reflection of signal power and can be converted to an absolute power measurement for any given source impedance. The AD8367S can thus be employed as a true-power meter, or decibel-reading ac voltmeter, as distinct from its basic amplifier function. The AGC mode of operation requires that the correct gain direction is chosen. Specifically, the gain must fall as $V_{AGC}$ increases to restore the needed balance against the setpoint. Therefore, the MODE pin must be pulled LO. This accurate leveling function is shown in Figure 11, where the rms output is held to within 0.1 dB of the setpoint for >35 dB range of input levels. The dynamics of this loop are controlled by $C_{AGC}$ acting in conjunction with an on-chip equivalent resistance, $R_{AGC}$ , of 10 k $\Omega$ which form an effective time-constant $T_{AGC} = R_{AGC} \times C_{AGC}$ . The loop thus operates as a single-pole system with a loop bandwidth of $1/(2\pi T_{AGC})$ . Because the gain control function is linear in decibels, this bandwidth is independent of the absolute signal level. Figure 12 illustrates the loop dynamics for a 30 dB change in input signal level with $C_{AGC} = 100 \text{ pF}$ . Figure 11: Leveling Accuracy of the AGC function. Figure 12: AGC Response to a 32 dB step in input level (f = 50 MHz) It is important to understand that $R_{AGC}$ does not act as if in shunt with $C_{AGC}$ . Rather, the error-correction process is that of a true integrator, to guarantee an output that is exactly equal in rms amplitude to the specified setpoint. For large changes in input level, the integrating action of this loop is most apparent. The slew rate of $V_{AGC}$ is determined by the peak output current from the detector and the capacitor. Thus, for a representative value of $C_{AGC} = 3$ nF, this rate is about 20 $V_{rms}$ or 10 dB/us, while the small-signal bandwidth is 1 kHz. Most AGC loops incorporating a true error-integrating technique have a common weakness. When driven from an increasingly larger signal, the AGC bias increases to reduce the gain. However, eventually the gain falls to its minimum value, for which further increase in this bias has no effect on the gain. That is, the voltage on the loop capacitor is forced progressively higher because the detector output is a current, and the AGC bias is its integral. Consequently, there is always a precipitous increase in this bias voltage when the input to the AD8367S exceeds that value that overdrives the detector, and because the minimum gain is -2.5 dB, that happens for all inputs 2.5 dB greater than the setpoint of about 350 mV<sub>rms</sub>. If possible, the user should ensure that this limitation is preserved, preferably with a guard-band of 5 dB to 10 dB below overload. In some cases, if driven into AGC overload, the AD8367S requires unusually long times to recover; that is, the voltage at DETO remains at an abnormally high value and the gain is at its lowest value. To avoid this situation, it is recommended that a clamp be placed on the DETO pin, as shown in Figure 13. Figure 13. External Clamp to prevent AGC Overload. The resistive divider network, RA and RB, should be designed such that the base of Q1 is driven to 0.5 V. #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |-------------|-------------------|---------------------------------|----------------| | AD8367R703F | −55°C to +110°C | 16 Lead Bottom Brazed Flat Pack | Χ | #### 8.0. Revision History | Rev | Description of Change | Date | |-----|-----------------------|------------| | Α | Initial Release | 10/10/2012 | | | | | | | | | | | | | | | | |